RT-AICHIPV3-sample
フィールド

#include <core_cm3.h>

フィールド

__I uint32_t CPUID
 
__IO uint32_t ICSR
 
__IO uint32_t VTOR
 
__IO uint32_t AIRCR
 
__IO uint32_t SCR
 
__IO uint32_t CCR
 
__IO uint8_t SHP [12]
 
__IO uint32_t SHCSR
 
__IO uint32_t CFSR
 
__IO uint32_t HFSR
 
__IO uint32_t DFSR
 
__IO uint32_t MMFAR
 
__IO uint32_t BFAR
 
__IO uint32_t AFSR
 
__I uint32_t PFR [2]
 
__I uint32_t DFR
 
__I uint32_t ADR
 
__I uint32_t MMFR [4]
 
__I uint32_t ISAR [5]
 

フィールド詳解

◆ ADR

Offset: 0x4C Auxiliary Feature Register

◆ AFSR

__IO uint32_t AFSR

Offset: 0x3C Auxiliary Fault Status Register

◆ AIRCR

__IO uint32_t AIRCR

Offset: 0x0C Application Interrupt / Reset Control Register

◆ BFAR

__IO uint32_t BFAR

Offset: 0x38 Bus Fault Address Register

◆ CCR

Offset: 0x14 Configuration Control Register

◆ CFSR

__IO uint32_t CFSR

Offset: 0x28 Configurable Fault Status Register

◆ CPUID

__I uint32_t CPUID

Offset: 0x00 CPU ID Base Register

◆ DFR

Offset: 0x48 Debug Feature Register

◆ DFSR

__IO uint32_t DFSR

Offset: 0x30 Debug Fault Status Register

◆ HFSR

__IO uint32_t HFSR

Offset: 0x2C Hard Fault Status Register

◆ ICSR

__IO uint32_t ICSR

Offset: 0x04 Interrupt Control State Register

◆ ISAR

__I uint32_t ISAR[5]

Offset: 0x60 ISA Feature Register

◆ MMFAR

__IO uint32_t MMFAR

Offset: 0x34 Mem Manage Address Register

◆ MMFR

__I uint32_t MMFR[4]

Offset: 0x50 Memory Model Feature Register

◆ PFR

__I uint32_t PFR[2]

Offset: 0x40 Processor Feature Register

◆ SCR

Offset: 0x10 System Control Register

◆ SHCSR

__IO uint32_t SHCSR

Offset: 0x24 System Handler Control and State Register

◆ SHP

__IO uint8_t SHP[12]

Offset: 0x18 System Handlers Priority Registers (4-7, 8-11, 12-15)

◆ VTOR

__IO uint32_t VTOR

Offset: 0x08 Vector Table Offset Register


この構造体詳解は次のファイルから抽出されました: